

# **AXI4-Stream AD7403**

Revision: v.1

**Date:** 28.10.2017 22:09



# **Table of Contents**

| IP Facts                                    | 3  |
|---------------------------------------------|----|
| Introduction                                | 3  |
| Features                                    | 3  |
| Overview                                    | 4  |
| Feature Summary                             | 4  |
| Licensing and Ordering Information          |    |
| Product Specification                       |    |
| Performance                                 | 5  |
| Resource Utilization                        | 5  |
| Port Description                            | 5  |
| Designing with the Core                     |    |
| Design Flow Steps                           |    |
| Customizing and Generating the Core         | 7  |
| Constraining the Core                       | 8  |
| Required Constraints                        | 8  |
| Device, Package, and Speed Grade Selections | 8  |
| Clock Frequencies                           | 8  |
| Clock Management                            | 8  |
| Clock Placement                             | 8  |
| Banking                                     | 9  |
| Transceiver Placement                       | 9  |
| I/O Standard and Placement                  | 9  |
| Simulation                                  | 9  |
| Synthesis and Implementation                | 9  |
| Example Design                              | 10 |
| Test Bench                                  | 11 |
| Appx. A: Change History and Legal Notices   | 12 |
| Document Change History                     | 12 |
| Legal Notices                               | 12 |
| Document Warranty                           | 12 |
| Limitation of Liability                     |    |
| Copyright Notice                            | 12 |
| Technology Licenses                         | 13 |
|                                             | 12 |



# **IP Facts**

### Introduction

The AXI4-Stream AD7403 IP core filters the delta-sigma bitstream read from one or more ADC-s of type of AD7403 and outputs a stream of samples.

### **Features**

- Sample width in the output stream fixed to 16 bits.
- The decimation rate of the Sinc<sup>3</sup> filter is one of 32, 64, 128 or 256. This can be either configured to a fixed value or externally set during runtime.
- Configurable ratio of ADC clock to system clock of 1:1, 1:2, 1:3, 1:4 or 1:5.
- Samples can be output either in parallel or in serial. In serial mode one sample is output after another, with TDEST signal corresponding to channel number.

| teCORE™ IP Facts Table            |                                     |  |  |  |
|-----------------------------------|-------------------------------------|--|--|--|
| Supported Device Family           | Zynq® -7000, 7 Series               |  |  |  |
| Supported User Interfaces         | AXI4-Stream                         |  |  |  |
| Resources                         |                                     |  |  |  |
| Special Features                  |                                     |  |  |  |
| Provided with Core                |                                     |  |  |  |
| Design Files                      | VHDL Source Code                    |  |  |  |
| Constraint Files                  | Not Provided                        |  |  |  |
| Example Design                    | Not Provided                        |  |  |  |
| Test Bench                        | Not Provided                        |  |  |  |
| Simulation Model                  | Not Provided                        |  |  |  |
| Supported S/W Dirver              | Not Provided                        |  |  |  |
| Tested Design Flows               |                                     |  |  |  |
| Design Entry                      | Vivado® Design Suite, IP Integrator |  |  |  |
| Simulation                        | Vivado Simulator                    |  |  |  |
| Synthesis                         | Vivado Synthesis                    |  |  |  |
| Tested Hardware Platforms         |                                     |  |  |  |
| Digilent Arty Z7                  |                                     |  |  |  |
| Support                           |                                     |  |  |  |
| Provided by Trenz Electronic GmbH |                                     |  |  |  |



## **Overview**

# **Feature Summary**

# **Licensing and Ordering Information**

This IP Core is released under OSI approved Open Source License, SPDX short identifier: BSD-3-Clause

Copyright 2016-2017 Trenz Electronic GmbH

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- 1. Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.
- 3. Neither the name of the copyright holder nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.



# **Product Specification**

The ADC serial clock (signal clkout) is generated from the system clock (signal m\_axis\_aclk).

The delta-sigma bitstream from the ADC-s is filtered by a Sinc<sup>3</sup> filter to obtain 16-bit samples. The output sample rate is the ADC serial clock divided by the decimation ratio.

In the case parallel mode has been selected, the samples of all channels are output simultanously. The AXI Stream data width will be 16 times the number of channels and the TDEST signal will not be used.

In the case serial mode has been selected, the samples are output sequentially, one after another. The AXI Stream data width will be 16 and the TDEST signal corresponds to the channel index.

# **Performance**

### **Resource Utilization**

# **Port Description**

| Signal Name                | Direction | Description                                                         |  |  |
|----------------------------|-----------|---------------------------------------------------------------------|--|--|
| ADC interface              |           |                                                                     |  |  |
| din[C_CHANNELS:0]          | Input     | ADC serial data inputs.                                             |  |  |
| clkout                     | Output    | ADC serial clock output, common for all ADC-s.                      |  |  |
| Global signals             |           |                                                                     |  |  |
| m_axis_aclk                | Input     | System clock.                                                       |  |  |
| m_axis_aresetn             | Input     | System reset; active low.                                           |  |  |
| AXI4-Stream output signals |           |                                                                     |  |  |
| m_axis_tdata               | Output    | AXI4-Stream interface data output.                                  |  |  |
| m_axis_tvalid              | Output    | AXI4-Stream interface data valid output.                            |  |  |
| m_axis_tready              | Input     | AXI4-Stream interface data ready input. This is not used.           |  |  |
| m_axis_tdest               | Output    | AXI4-Stream interface channel definition. Used in serial mode only. |  |  |



# **Designing with the Core**

This chapter includes guidelines and additional information to facilitate designing with the core.



# **Design Flow Steps**

This chapter describes customizing and generating the core, constraining the core, and the simulation, synthesis and implementation steps that are specific to this IP core. More detailed information about the standard Vivado® design flows and the Vivado IP integrator can be found in the following Vivado Design Suite user guides:

- Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994)
- Vivado Design Suite User Guide: Designing with IP (UG896)
- Vivado Design Suite User Guide: Getting Started (UG910)

# **Customizing and Generating the Core**

This section includes information about using Xilinx® tools to customize and generate the core in the Vivado Design Suite.

#### Core parameters

The re-customization dialog is as follows:



#### **Decimation**

Select the decimation rate, or, Variable. The output sample rate will be ADC serial clock divided by decimation rate.

#### **Clock ratio**



Select the clock ratio such that the frequency of the signal clkout will be in the acceptable range for the ADC chip. The AD7403 requires clock frequency in the range from 5 MHz to 20 MHz.

#### Channels

Enter the number of ADC chips to be interfaced to.

#### M AXIS TDEST width

Number of the channel.

Only in use when the output interface type is serial.

#### M AXIS TDATA width

Number of bits in the TDATA signal of the output data stream. When the output data type is parallel, it should be set to the number of channels times the bit width. In the serial mode, it should be set to the width of a single channel.

#### **Output Interface Type**

Select either parallel or serial. The serial mode might be useful in a multichannel system when there is more than one consumer of the sample stream. The parallel mode is simpler to use, especially by the IP Cores written with Xilinx HLS.

#### Signed output

Check if the output of the ADC is signed.

# **Constraining the Core**

### **Required Constraints**

This section is not applicable for this IP core.

# **Device, Package, and Speed Grade Selections**

This section is not applicable for this IP core.

# **Clock Frequencies**

This section is not applicable for this IP core.

# **Clock Management**

This section is not applicable for this IP core.

#### **Clock Placement**

This section is not applicable for this IP core.



## **Banking**

This section is not applicable for this IP core.

### **Transceiver Placement**

This section is not applicable for this IP core.

### I/O Standard and Placement

This section is not applicable for this IP core.

## **Simulation**

This core does not support simulation.

# **Synthesis and Implementation**

This section contains information about synthesis and implementation in the Vivado Design Suite. For details about synthesis and implementation, see the Vivado Design Suite User Guide:

• Designing with IP (UG896)





# **Example Design**

There is no example Design for this IP core release.





# **Test Bench**

There is no test bench for this IP core release.



# Appx. A: Change History and Legal Notices

# **Document Change History**

| date       | revision | authors | description     |
|------------|----------|---------|-----------------|
| 20xx-xx-xx | v.1      | Name    | initial release |

# **Legal Notices**

### **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

### **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

# **Copyright Notice**

This document is released under OSI approved Open Source License, SPDX short identifier: BSD-3-Clause

Copyright 2016-2017 Trenz Electronic GmbH

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- 1. Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.





3. Neither the name of the copyright holder nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

### **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.